## TCP Offload Engine PoC Sharing xu, jia

Sharing

## TCP Offload Engine PoC

Xu,Jia



## Agenda

- Overall Architecture
- Convertion Flow
- HLS tuning

## Introduction Subtitle Text Goes Here

#### Introduction



## Session Setup: Client:

- 1. Client sends SYN to server.
- 2. Server responds with SYN-ACK.
- 3. Client sends ACK, establishing the connection.

#### 2.Data Transfer:

- 1. Client and server exchange data using TCP segments.
- 2. Sender sends segments; receiver acknowledges them.

#### 3. Session Tear Down:

- 1. Either side initiates connection closure with FIN segment.
- 2. Receiver acknowledges FIN with ACK.
- 3. Receiver also sends FIN.
- 4. Sender acknowledges FIN with ACK.
- 5. Connection enters TIME\_WAIT state.
- 6. After TIME\_WAIT, connection is closed.

#### Network stack



#### IP input Heandler:

- MAC Protocol Parsing
- IP checksum verification
- IP Protocol Parsing
- Split Streams

#### ARP table

 Handling ARP requests and storing MAC-IP tuples

#### IP output handler

- Constructing MAC frame
- IP checksum computation
- MAC Lookup in ARP Table
- Merge Streams

#### ICMP

 Handling ARP requests and storing MAC-IP tuples

#### RDMA brief





#### **RDMA** brief



| bits<br>bytes | 31-24                             | 23-16                        | 15-8          | 7-0 |  |
|---------------|-----------------------------------|------------------------------|---------------|-----|--|
| 0-3           | OpCode                            | SE M Pad TVer                | Partition Key |     |  |
| 4-7           | Reserved 8<br>(masked in<br>ICRC) | Destination QP               |               |     |  |
| 8-11          | A Reserved 7                      | PSN - Packet Sequence Number |               |     |  |



#### RDMA brief





#### RoCE v2 Architecture



#### **TOE** architecture



Session lookup - Keeps Track of used and listening IP port
Event engine - Propagates Events through the system
Timers - for retransmission, probing, closing
State Table - Stores the state of each session: CLOSED, SYN-RECV, SYN-SENT, ESTABLISHED....
SAR Tables - storing the information of the TCP receive & send window

TX buffer - To support 10K sessions data

is buffered in DDR memory (1.3Gbyte)

RX buffer – using streams.

### **TOE** architecture





### Performance

#### **Latency / Line of Code**

#### ➤ Latency (1B payload):

- TCP Offload Engine:

Rx path: 1.1μs

• Tx path: 0.8 μs

– UDP Offload Engine:

• Rx path: 118 ns

• Tx path: 92.4 ns

#### > Line of code:

| HLS | IP<br>Handler | ARP<br>Server | MAC/IP<br>Encoder | ICMP<br>Server | TOE<br>non-<br>OOO | TOE<br>000 | UOE | Total |
|-----|---------------|---------------|-------------------|----------------|--------------------|------------|-----|-------|
| LoC |               |               | 370               |                | 5985               | 6441       |     | 10142 |

#### **TCP/UDP Offload Resource Use**

➤ All results are post-synthesis with <u>Vivado</u> 2014.2

|      | Network<br>Interface | Memory<br>Interface | TCP/IP Stack | Total          | Available on V7690T |
|------|----------------------|---------------------|--------------|----------------|---------------------|
| FF   | 5581                 | 57637               | 28713        | 95873<br>11.1% | 866400<br>100%      |
| LUT  | 5321                 | 43591               | 28706        | 81884<br>18.9% | 433200<br>100%      |
| BRAM | 8                    | 36                  | 441          | 471<br>32.0%   | 1470<br>100%        |

#### Breakdown (TCP/IP)

|      | IP<br>Handler | ARP<br>Server | ARP<br>Smart<br>CAM | MAC/IP<br>Encode | ICMP<br>Server | DHCP<br>Client | Session<br>Smart<br>CAM | TOE<br>non-<br>OOO | TOE<br>000 | UOE  |
|------|---------------|---------------|---------------------|------------------|----------------|----------------|-------------------------|--------------------|------------|------|
| FF   | 1119          | 1251          | 1907                | 721              | 1568           | 505            | 2065                    | 15504              | 17638      | 1939 |
| LUT  | 1036          | 607           | 1653                | 566              | 1573           | 468            | 2112                    | 14897              | 18698      | 1993 |
| BRAM | 3             | 6             | 42.5                | 9                | 12             | 0              | 57.5                    | 250.5              | 304        | 16   |

## HLS design Subtitle Text Goes Here

## components





### Convertion flow

Arbitry precision integer.

- 1. In the search bar, type the following regular expression:
- 2.  $type ap\_uint < ([^>]+)>$
- 3. in the replace bar type:
- 4. type ac\_int<\$1, false>

ap\_int assignment.

```
    for RHS
    in search bar: = ([a-z.
    ]+)\(([^,]+),\s+([^\)]+)\);
    in replace bar: = $1.template slc<($2)-($3)+1>($3);
    for LHS
    in search bar: ([a-z.
    ]+)\(([^,]+),\s*([^\)]+)\)\s+= ([^;]+);
    in replace bar: $1.set_slc($3,$4);
```

### Convertion flow

#### intel HLS

ihc::stream\_in ihc::stream\_out

| Function API             | Description                                                                                                                                                                                                                                                                                                                                              |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T read()                 | Blocking read call to be used from within the component                                                                                                                                                                                                                                                                                                  |
| T tryRead(bool &success) | Non-blocking read call to be used from within the component. The success bool is set to true if the read was valid. That is, the Avalon® - ST valid signal was high when the component tried to read from the stream. The emulation model of tryRead() is not cycleaccurate, so the behavior of tryRead() might differ between emulation and simulation. |

#### vivado HLS

#### hls::stream

```
funcl()
{
  while(!s.empty()) {
    s.read();
  }
funcl()
{
  while(!tlast) {
    sl.read()
  }
}
```

```
template < class PipeName, class T, int depth>
class hls_stream
private:
             bool valid, wr_buffer_full;
             T latest_data, wr_buffer;
             ihc::pipe<PipeName, T, depth> member_pipe;
public:
             hls stream(){
   valid = 0:
   wr_buffer_full = 0;
 boolempty()
   bool empty = !valid;
   return empty;
 void pulse(){
   if(valid == 0)
     latest_data = member_pipe.read(valid);
 T read()
   valid = 0:
   return latest data;
```

```
void flush(){
  if(wr_buffer_full){
    bool succ = 0;
    member_pipe.write(wr_buffer, succ);
    if (succ)
      wr_buffer_full = 0;
    }else{
      wr_buffer_full = 1;
 bool full(){
  return wr_buffer_full;
 bool write(T data)
  if (!wr_buffer_full)
    wr_buffer_full = true;
    wr_buffer = data;
    return true;
   }else{
    return false;
ζ,
```

19

## HLS tuning debug

## Debug - simulation



## Optimize ii

```
switch (state)
case RECEIVE:
    ev = input.tryRead(success);
    result = 0;
    #pragma unroll
    for(int i = 0; i < N; i++){</pre>
        result += ev[i];
    state = PROCESS;
    break;
default:
    break;
```



## Optimize ii

```
switch (state)
case RECEIVE:
    ev = input.tryRead(success);
    result = 0;
   result = ev[0];
    state = PROCESS;
    counter = N - 1;
    break;
case PROCESS:
    #pragma unroll
    for(int i = 0; i < N-1; i++){
        ev[i] = ev[i+1];
    result += ev[0];
    counter --;
    if(counter == 0) state = RECEIVE;
```



```
static ap uint<32> ad pointer = 0;
    //static ap_uint<4> ad_readCounter = 0;
    ap_uint<32> ev;
    static int offset = 1;
    if (!input.empty())
        ev = input.read();
        ad_pointer(WIDTH-1, WIDTH - (offset*8)) = ev(offset*8-1, 0);
        ad pointer(WIDTH - (offset*8) -1, 0) = 0;
        output.write(ad_pointer);
    if(offset < 4) offset++;</pre>
    else offset = 1;
```



```
static ac_int<32, false> ad_pointer = 0;
//static ac_int<4, false> ad_readCounter = 0;
ac int<32, false> ev;
static int offset = 1;
bool success;
ev = input.tryRead(success);
if (success)
    #pragma unroll
    #pragma ivdep
    for (int i = 0; i < WIDTH; i++)</pre>
        if(i < offset*8) ad pointer[i + WIDTH - (offset*8)] = ev[i];</pre>
        else ad pointer[i] = 0;
    output.write(ad pointer);
if(offset < 4) offset++;</pre>
else offset = 1;
```





## example





Department or Event Name Intel Confidential intel

## Frequency



```
static ac_int<32, false> ad_pointer = 0;
    //static ac_int<4, false> ad_readCounter = 0;
    ac_int<32, false> ev;
    static int offset = 1;
    bool success;
    ev = input.tryRead(success);
    if (success)
        ad_pointer = ac_int<32, false>(ev << (WIDTH - (offset*8)));</pre>
        output.write(ad_pointer);
    if(offset < 4){</pre>
        offset++;
    }else{
        offset = 1;
```



## example



Department or Event Name Intel Confidential intel

#